# Lab1 Encoder Implementation

## **Objectives**

- 1. To study the logic gates.
- 2. To familiarize with Combinational logic.
- 3. Design an 8-to-3 line Encoder using 74LS00 and 74LS02 Logic gates.
- 4. Use NI Multisim to simulate the 8-to-3 line Encoder using 74LS00 and 74LS02 Logic gates.
- 5. Construct and Verify the truth tables.

#### **COMPONENTS**

- 1. DC Power Supply
- 2. Multimeter
- 3. NAND Gate IC 74LS00 \*2

- 4. NOR Gate IC 74LS02 \*2
- 5. Bread board and connecting wires
- 6. LEDs and resistors

#### **THEORY**

#### Logic Gate

The logic gate is the fundamental building block in digital systems. Logic gates operate with binary numbers. Gates are therefore referred to as binary logic gates. All voltages used with logic gates will be either HIGH or LOW, where a HIGH voltage corresponds to a binary 1 and a LOW voltage signifies a binary 0.

#### NAND Gate 74LS00





Logic Diagram

Pin Diagram



Logic Diagram

Pin Diagram

### **Combinational Logic Circuits**

Combinational Logic Circuits are memoryless digital logic circuits whose output are only determined by the logical function of their current input state, logic "0" or logic "1", at any given instant in time.

A Decoder is a combinational circuit that converts binary information from n input lines to a maximum of 2<sup>n</sup> unique output lines.

An Encoder is a digital circuit that performs the opposite function of a decoder. An encoder has  $2^n$  input lines and n output lines. The output lines generate the binary code corresponding to the input value. In encoders, it is assumed that only one input has a value of 1 at any given time. The encoders are specified as m to-n encoders where  $m \le 2^n$ .



Hengzhao Yang/Juan Li

#### Pre-Lab1 Report 8-to-3 line Encoder Design

Design a 8 to 3 line Encoder using 74LS00 and 74LS02 Logic gates. The 8 to 3 line Encoder consists of 8 inputs I<sub>7</sub>, I<sub>6</sub>, I<sub>5</sub>, I<sub>4</sub>, I<sub>3</sub>, I<sub>2</sub>, I<sub>1</sub> & I<sub>0</sub>, and three outputs Y<sub>2</sub>, Y<sub>1</sub> & Y<sub>0</sub>. At any time, only one of these 8 inputs can be '1' in order to get the respective binary code at the output.

1. Truth table\_\_\_\_/6pt

2. Logical Expression for Y<sub>2</sub>, Y<sub>1</sub> & Y<sub>0</sub> (NAND, NOR). \_\_\_\_\_/6pt

3. Draw the logic diagram based on the Logical Expression obtained in step 2 (2 input NAND gates, 2 input NOR gates). \_\_\_\_\_/6pt

4. Based on the above analysis results, use Multisim to simulate and verify the design (use IC 74LS00 and 74LS02 to construct the design).

4) Provide screenshot of the simulation schematic.\_\_\_\_\_/6 pt

a  $402\Omega$  current limiting resistor respectively. \_\_\_\_\_/6 pt

5) Summarize the simulation results and record the status of LED lights corresponding to each input combination for Y2 Y1 Y0. \_\_\_\_\_/7pt

# Lab1 Report 8-to-3 line Encoder

Construct the circuit on breadboard using the given IC 74LS00 and 74LS02 as you design in the prelab. Connect outputs Y2, Y1, and Y0 in series with 402  $\Omega$  current-limiting resistors to yellow, green, and red LEDs, respectively. Observe the output for various combinations of inputs. **Record** the LED states corresponding to each input combination for Y2, Y1, and Y0. \_\_\_\_\_/50 pt